SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-105 lists the clock domain modes supported by the clock domain.
| NO_SLEEP | SW_SLEEP | SW_WKUP | HW_AUTO |
|---|---|---|---|
| Available | Not available | Available | Available |
Table 3-106 lists the clock domain state transition control and status bits for the clock in this clock domain
| Parameter Name | Control/Status Bit Field |
|---|---|
| WKUPAON_GICLK Clock Status | CM_WKUPAON_CLKSTCTRL[12] CLKACTIVITY_WKUPAON_GICLK |
| SYS_CLK Clock Status; includes profiling EMU_SYS_CLK and all functional SYS_CLK | CM_WKUPAON_CLKSTCTRL[8] CLKACTIVITY_SYS_CLK |
| SYS_CLK Clock Status of functional branches, exclude activity of the EMU_SYS_GCLK clock | CM_WKUPAON_CLKSTCTRL[14] CLKACTIVITY_SYS_CLK_FUNC |
| WKUPAON_SYS_GFCLK Clock Status | CM_WKUPAON_CLKSTCTRL[11] CLKACTIVITY_WKUPAON_SYS_GFCLK |
| WKUPAON_32K_GFCLK Clock Control for GPIO1 | CM_WKUPAON_GPIO1_CLKCTRL[8] OPTFCLKEN_DBCLK |
| DCAN1_SYS_CLK Clock Status | CM_WKUPAON_CLKSTCTRL[16] CLKACTIVITY_DCAN1_SYS_CLK |
| TIMER1_GFCLK Clock Status | CM_WKUPAON_CLKSTCTRL[17] CLKACTIVITY_TIMER1_GFCLK |
| UART10_GFCLK Clock Status | CM_WKUPAON_CLKSTCTRL[18] CLKACTIVITY_UART10_GFCLK |
| Clock Domain State Transition Control | CM_WKUPAON_CLKSTCTRL[1:0] CLKTRCTRL |