SLAU847F October 2022 – March 2026 MSPM0L1105 , MSPM0L1106 , MSPM0L1116 , MSPM0L1117 , MSPM0L1227 , MSPM0L1227-Q1 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2116 , MSPM0L2117 , MSPM0L2227 , MSPM0L2227-Q1 , MSPM0L2228 , MSPM0L2228-Q1
Supported bit rates are up to the input clock divided by 2. The input clock selection depends on the specific device; refer to the device data sheet and Clock Frequency Support section.
SPI Clock is the output after clock division performed according to ratio selected by the CLKDIV register.
SPI clock = Selected input clock / (1 + CLKDIV)
SPI Sampling Clock (SCLK) is the output after dividing the SPI Clock by the Pre-scalar value.
SCLK= SPI Clock / ((1 + SCR )*2)
If the factor of two (*2) is set by CLKDIV the input clock must be at least 2 times faster than SPI clock.