SLAU847F October 2022 – March 2026 MSPM0L1105 , MSPM0L1106 , MSPM0L1116 , MSPM0L1117 , MSPM0L1227 , MSPM0L1227-Q1 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2116 , MSPM0L2117 , MSPM0L2227 , MSPM0L2227-Q1 , MSPM0L2228 , MSPM0L2228-Q1
The STAT register contains empty and full flags (TXFE, TXFF, RXFE, and RXFF bits), and the RIS register shows the overflow status of the receive FIFO via the RXFIFO_OVF bit. There is no indicator for a transmit FIFO overflow. A write is just lost if it overflows the transmit FIFO. If the FIFOs are not present, the empty and full flags are set according to the status of the 1-byte-deep holding registers.
Out of reset, both FIFOs are configured to trigger an interrupt at half-level mark.