SLAU847F October 2022 – March 2026 MSPM0L1105 , MSPM0L1106 , MSPM0L1116 , MSPM0L1117 , MSPM0L1227 , MSPM0L1227-Q1 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2116 , MSPM0L2117 , MSPM0L2227 , MSPM0L2227-Q1 , MSPM0L2228 , MSPM0L2228-Q1
Table 1-176 lists the memory-mapped registers for the FACTORYREGION_TYPEE registers. All register offset addresses not listed in Table 1-176 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Group | Section |
|---|---|---|---|---|
| 41C40000h | TRACEID | Defined by TI, during ATE, based on wafer | Go | |
| 41C40004h | DEVICEID | Device identifier | Go | |
| 41C40008h | USERID | Device variant identifier | Go | |
| 41C4000Ch | BSLPIN_UART | BSL UART Pin Configuration | Go | |
| 41C40010h | BSLPIN_I2C | BSL I2C Pin Configuration | Go | |
| 41C40014h | BSLPIN_INVOKE | BSL Pin Invocation Configuration | Go | |
| 41C40018h | SRAMFLASH | Go | ||
| 41C4001Ch | PLLSTARTUP0_4_8MHZ | Go | ||
| 41C40020h | PLLSTARTUP1_4_8MHZ | System PLL Paramater 1 MMR --- Data from Flash Table Lookup | Go | |
| 41C40024h | PLLSTARTUP0_8_16MHZ | Go | ||
| 41C40028h | PLLSTARTUP1_8_16MHZ | System PLL Paramater 1 MMR --- Data from Flash Table Lookup | Go | |
| 41C4002Ch | PLLSTARTUP0_16_32MHZ | Go | ||
| 41C40030h | PLLSTARTUP1_16_32MHZ | System PLL Paramater 1 MMR --- Data from Flash Table Lookup | Go | |
| 41C40034h | PLLSTARTUP0_32_48MHZ | Go | ||
| 41C40038h | PLLSTARTUP1_32_48MHZ | System PLL Paramater 1 MMR --- Data from Flash Table Lookup | Go | |
| 41C4003Ch | TEMP_SENSE0 | Temperature sensor room temperature calibration code. This is ADC conversion results of temperature sensor output voltage. Included in BOOTCRC calculation. | Go | |
| 41C40040h | RESERVED0 | |||
| 41C40044h | RESERVED1 | |||
| 41C40048h | RESERVED2 | |||
| 41C4004Ch | RESERVED3 | |||
| 41C40050h | RESERVED4 | |||
| 41C40054h | RESERVED5 | |||
| 41C40058h | RESERVED6 | |||
| 41C4005Ch | RESERVED7 | |||
| 41C40060h | RESERVED8 | |||
| 41C40064h | RESERVED9 | |||
| 41C40068h | RESERVED10 | |||
| 41C4006Ch | RESERVED11 | |||
| 41C40070h | RESERVED12 | |||
| 41C40074h | RESERVED13 | |||
| 41C40078h | TEMP_SENSE_0KELVIN | Go | ||
| 41C4007Ch | BOOTCRC | BOOTCRC records the 32-bit CRC of all locations in OPEN including reserved locations. |
Complex bit access types are encoded to fit into small table cells. Table 1-177 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
TRACEID is shown in Figure 1-158 and described in Table 1-178.
Return to the Summary Table.
unique per part shipped, done per established TI process
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| DATA | |||||||||||||||||||||||||||||||
| R-XXXXXXXXh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | DATA | R | x |
DEVICEID is shown in Figure 1-159 and described in Table 1-179.
Return to the Summary Table.
Device identifier (die revision specific). Refer to device factory constants section of the datasheet
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| VERSION | PARTNUM | ||||||
| R-Xh | R-XXXXh | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| PARTNUM | |||||||
| R-XXXXh | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| PARTNUM | MANUFACTURER | ||||||
| R-XXXXh | R-XXh | ||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MANUFACTURER | ALWAYS_1 | ||||||
| R-XXh | R-Xh | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-28 | VERSION | R | x | Revision of the device. This field should change each time that the logic or mask set of the device is revised. |
| 27-12 | PARTNUM | R | x | Part number of the device. |
| 11-1 | MANUFACTURER | R | x | TI's JEDEC bank and company code, which is: 00000010111b |
| 0 | ALWAYS_1 | R | x | This is always 1 |
USERID is shown in Figure 1-160 and described in Table 1-180.
Return to the Summary Table.
Defines the device variant feature-set. Refer to device factory constants section of the datasheet
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| START | MAJORREV | MINORREV | |||||
| R-X | R-X | R-X | |||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| VARIANT | |||||||
| R-X | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| PART | |||||||
| R-X | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| PART | |||||||
| R-X | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | START | R | 1h | |
| 30-28 | MAJORREV | R | X | Monotonic increasing value indicating a new revision of the SKU significant enough that users of the device may have to revise PCB or or software design x |
| 27-24 | MINORREV | R | X | Monotonic increasing value indicating a new revision of the SKU that preserves compatibility with lesser minorrev values. New capability may be introduced such that lesser minorrev numbers may not be compatible with greater if the new capability is used. x |
| 23-16 | VARIANT | R | X | Bit pattern uniquely identifying a variant of a part. This is used to indicate memory or package variations of the same part number. This number shall be selected at random among the remaining numbers for the relevant combination of IDCODE.device and USERCODE.part such that the order of creation cannot be inferred by the number. The variant number does not encode specifics of the variant directly. x |
| 15-0 | PART | R | X | Bit pattern that uniquely identifying a part. This is used to identify the specific part based on the die identified in DEVICEID.device. This number shall be selected at random among the remaining numbers for DEVICEID.device such that the order of creation cannot be inferred by the number. This value does not encode the part number directly. x |
BSLPIN_UART is shown in Figure 1-161 and described in Table 1-181.
Return to the Summary Table.
BSL UART Pin Configuration
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| UART_TXD_PF | UART_TXD_PAD | ||||||||||||||
| R-XXh | R-XXh | ||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| UART_RXD_PF | UART_RXD_PAD | ||||||||||||||
| R-XXh | R-XXh | ||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-24 | UART_TXD_PF | R | x | UART TXD Pin Function Selection Value |
| 23-16 | UART_TXD_PAD | R | x | UART TXD Pin used by BSL |
| 15-8 | UART_RXD_PF | R | x | UART RXD Pin Function Selection Value |
| 7-0 | UART_RXD_PAD | R | x | UART RXD Pad used by BSL |
BSLPIN_I2C is shown in Figure 1-162 and described in Table 1-182.
Return to the Summary Table.
BSL I2C Pin Configuration
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| I2C_SCL_PF | I2C_SCL_PAD | ||||||||||||||
| R-XXh | R-XXh | ||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| I2C_SDA_PF | I2C_SDA_PAD | ||||||||||||||
| R-XXh | R-XXh | ||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-24 | I2C_SCL_PF | R | x | I2C SCL Pin Function Selection Value |
| 23-16 | I2C_SCL_PAD | R | x | I2C SCL Pin used by BSL |
| 15-8 | I2C_SDA_PF | R | x | I2C SDA Pin Function Selection Value |
| 7-0 | I2C_SDA_PAD | R | x | I2C SDA Pin used by BSL |
BSLPIN_INVOKE is shown in Figure 1-163 and described in Table 1-183.
Return to the Summary Table.
BSL Pin Invocation Configuration
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | GPIO_REG_SEL | GPIO_PIN_SEL | |||||
| R-0h | R-Xh | R-Xh | |||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| GPIO_LEVEL | BSL_PAD | ||||||
| R-Xh | R-Xh | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-15 | RESERVED | R | 0h | |
| 14-13 | GPIO_REG_SEL | R | x | GPIO Module Selection |
| 12-8 | GPIO_PIN_SEL | R | x | GPIO Pin Number in GPIO Module |
| 7 | GPIO_LEVEL | R | x | GPIO Level Configuration for BSL Invocation |
| 6-0 | BSL_PAD | R | x | BSL Invocation Pin Number |
SRAMFLASH is shown in Figure 1-164 and described in Table 1-184.
Return to the Summary Table.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| DATAFLASH_SZ | SRAM_SZ | ||||||
| R-Xh | R-XXh | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| SRAM_SZ | |||||||
| R-XXh | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | MAINNUMBANKS | MAINFLASH_SZ | |||||
| R-0h | R-Xh | R-XXXh | |||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MAINFLASH_SZ | |||||||
| R-XXXh | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-26 | DATAFLASH_SZ | R | x | The encoding of the field is that the value of the field is an integer to be interpreted as number of KBs. For eg: if the value of the field id 4, then it is 4KB, if the value is 32, then 32KB, and so on. |
| 25-16 | SRAM_SZ | R | x | The encoding of the field is that the value of the field is an integer to be interpreted as number of KBs. For eg: if the value of the field id 4, then it is 4KB, if the value is 32, then 32KB, and so on. |
| 15-14 | RESERVED | R | 0h | |
| 13-12 | MAINNUMBANKS | R | x | Value of 0 means there is a single flash bank; value of 1 means there are two flash banks. Etc.
|
| 11-0 | MAINFLASH_SZ | R | x | The encoding of the field is that the value of the field is an integer to be interpreted as number of KBs. For eg: if the value of the field id 4, then it is 4KB, if the value is 32, then 32KB, and so on. |
PLLSTARTUP0_4_8MHZ is shown in Figure 1-165 and described in Table 1-185.
Return to the Summary Table.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| CAPBOVERRIDE | RESERVED | CAPBVAL | |||||
| R-Xh | R-0h | R-Xh | |||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | CPCURRENT | ||||||
| R-0h | R-Xh | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | STARTTIMELP | ||||||
| R-0h | R-Xh | ||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | STARTTIME | ||||||
| R-0h | R-Xh | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | CAPBOVERRIDE | R | x | Override Enable For Cap B
|
| 30-29 | RESERVED | R | 0h | |
| 28-24 | CAPBVAL | R | x | Override Value for Cap B |
| 23-22 | RESERVED | R | 0h | |
| 21-16 | CPCURRENT | R | x | Charge Pump Current |
| 15-14 | RESERVED | R | 0h | |
| 13-8 | STARTTIMELP | R | x | Startup time from Low Power Exit to Locked Clock in resolution of 1usec |
| 7-6 | RESERVED | R | 0h | |
| 5-0 | STARTTIME | R | x | Startup time from Enable to Locked Clock in resolution of 1usec |
PLLSTARTUP1_4_8MHZ is shown in Figure 1-166 and described in Table 1-186.
Return to the Summary Table.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| LPFRESC | RESERVED | LPFRESA | |||||||||||||
| R-XXh | R-0h | R-XXh | |||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| LPFRESA | RESERVED | LPFCAPA | |||||||||||||
| R-XXh | R-0h | R-Xh | |||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-24 | LPFRESC | R | x | Loop Filter Res C |
| 23-18 | RESERVED | R | 0h | |
| 17-8 | LPFRESA | R | x | Loop Filter Res A |
| 7-5 | RESERVED | R | 0h | |
| 4-0 | LPFCAPA | R | x | Loop Filter Cap A |
PLLSTARTUP0_8_16MHZ is shown in Figure 1-167 and described in Table 1-187.
Return to the Summary Table.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| CAPBOVERRIDE | RESERVED | CAPBVAL | |||||
| R-Xh | R-0h | R-Xh | |||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | CPCURRENT | ||||||
| R-0h | R-Xh | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | STARTTIMELP | ||||||
| R-0h | R-Xh | ||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | STARTTIME | ||||||
| R-0h | R-Xh | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | CAPBOVERRIDE | R | x | Override Enable For Cap B
|
| 30-29 | RESERVED | R | 0h | |
| 28-24 | CAPBVAL | R | x | Override Value for Cap B |
| 23-22 | RESERVED | R | 0h | |
| 21-16 | CPCURRENT | R | x | Charge Pump Current |
| 15-14 | RESERVED | R | 0h | |
| 13-8 | STARTTIMELP | R | x | Startup time from Low Power Exit to Locked Clock in resolution of 1usec |
| 7-6 | RESERVED | R | 0h | |
| 5-0 | STARTTIME | R | x | Startup time from Enable to Locked Clock in resolution of 1usec |
PLLSTARTUP1_8_16MHZ is shown in Figure 1-168 and described in Table 1-188.
Return to the Summary Table.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| LPFRESC | RESERVED | LPFRESA | |||||||||||||
| R-XXh | R-0h | R-XXh | |||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| LPFRESA | RESERVED | LPFCAPA | |||||||||||||
| R-XXh | R-0h | R-Xh | |||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-24 | LPFRESC | R | x | Loop Filter Res C |
| 23-18 | RESERVED | R | 0h | |
| 17-8 | LPFRESA | R | x | Loop Filter Res A |
| 7-5 | RESERVED | R | 0h | |
| 4-0 | LPFCAPA | R | x | Loop Filter Cap A |
PLLSTARTUP0_16_32MHZ is shown in Figure 1-169 and described in Table 1-189.
Return to the Summary Table.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| CAPBOVERRIDE | RESERVED | CAPBVAL | |||||
| R-Xh | R-0h | R-Xh | |||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | CPCURRENT | ||||||
| R-0h | R-Xh | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | STARTTIMELP | ||||||
| R-0h | R-Xh | ||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | STARTTIME | ||||||
| R-0h | R-Xh | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | CAPBOVERRIDE | R | x | Override Enable For Cap B
|
| 30-29 | RESERVED | R | 0h | |
| 28-24 | CAPBVAL | R | x | Override Value for Cap B |
| 23-22 | RESERVED | R | 0h | |
| 21-16 | CPCURRENT | R | x | Charge Pump Current |
| 15-14 | RESERVED | R | 0h | |
| 13-8 | STARTTIMELP | R | x | Startup time from Low Power Exit to Locked Clock in resolution of 1usec |
| 7-6 | RESERVED | R | 0h | |
| 5-0 | STARTTIME | R | x | Startup time from Enable to Locked Clock in resolution of 1usec |
PLLSTARTUP1_16_32MHZ is shown in Figure 1-170 and described in Table 1-190.
Return to the Summary Table.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| LPFRESC | RESERVED | LPFRESA | |||||||||||||
| R-XXh | R-0h | R-XXh | |||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| LPFRESA | RESERVED | LPFCAPA | |||||||||||||
| R-XXh | R-0h | R-Xh | |||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-24 | LPFRESC | R | x | Loop Filter Res C |
| 23-18 | RESERVED | R | 0h | |
| 17-8 | LPFRESA | R | x | Loop Filter Res A |
| 7-5 | RESERVED | R | 0h | |
| 4-0 | LPFCAPA | R | x | Loop Filter Cap A |
PLLSTARTUP0_32_48MHZ is shown in Figure 1-171 and described in Table 1-191.
Return to the Summary Table.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| CAPBOVERRIDE | RESERVED | CAPBVAL | |||||
| R-Xh | R-0h | R-Xh | |||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | CPCURRENT | ||||||
| R-0h | R-Xh | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | STARTTIMELP | ||||||
| R-0h | R-Xh | ||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | STARTTIME | ||||||
| R-0h | R-Xh | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | CAPBOVERRIDE | R | x | Override Enable For Cap B
|
| 30-29 | RESERVED | R | 0h | |
| 28-24 | CAPBVAL | R | x | Override Value for Cap B |
| 23-22 | RESERVED | R | 0h | |
| 21-16 | CPCURRENT | R | x | Charge Pump Current |
| 15-14 | RESERVED | R | 0h | |
| 13-8 | STARTTIMELP | R | x | Startup time from Low Power Exit to Locked Clock in resolution of 1usec |
| 7-6 | RESERVED | R | 0h | |
| 5-0 | STARTTIME | R | x | Startup time from Enable to Locked Clock in resolution of 1usec |
PLLSTARTUP1_32_48MHZ is shown in Figure 1-172 and described in Table 1-192.
Return to the Summary Table.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| LPFRESC | RESERVED | LPFRESA | |||||||||||||
| R-XXh | R-0h | R-XXh | |||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| LPFRESA | RESERVED | LPFCAPA | |||||||||||||
| R-XXh | R-0h | R-Xh | |||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-24 | LPFRESC | R | x | Loop Filter Res C |
| 23-18 | RESERVED | R | 0h | |
| 17-8 | LPFRESA | R | x | Loop Filter Res A |
| 7-5 | RESERVED | R | 0h | |
| 4-0 | LPFCAPA | R | x | Loop Filter Cap A |
TEMP_SENSE0 is shown in Figure 1-173 and described in Table 1-193.
Return to the Summary Table.
Temperature sensor room temperature calibration code. This is ADC conversion results of temperature sensor output voltage. Included in BOOTCRC calculation.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| DATA | |||||||||||||||||||||||||||||||
| R-XXXXXXXXh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | DATA | R | x |
TEMP_SENSE_0KELVIN is shown in Figure 1-174 and described in Table 1-194.
Return to the Summary Table.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| DATA | |||||||||||||||||||||||||||||||
| R-XXXXXXXXh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | DATA | R | x |
BOOTCRC is shown in Figure 1-175 and described in Table 1-195.
Return to the Summary Table.
BOOTCRC records the 32-bit CRC of all locations in OPEN including reserved locations.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| DATA | |||||||||||||||||||||||||||||||
| R-XXXXXXXXh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | DATA | R | x |