SWRU543B January 2019 – June 2025 CC3230S , CC3230SF , CC3235MODS , CC3235MODSF , CC3235S , CC3235SF
Table 16-6 shows the pins available for application signals under various board level configurations.
| Package Pin | Name | Pins That Can be Used by Application Using 40-MHz Crystal Yes = 1 | Pins That Can be Used by Application Using 40-MHz TCXO (For Full Industrial Temperature Range) Yes = 1 | ||||||
|---|---|---|---|---|---|---|---|---|---|
| 4-Wire JTAG SOP[2:0] = 000 with 32-kHz Crystal | 2-Wire JTAG SOP[2:0] = 001 with 32-kHz Crystal | 4-Wire JTAG SOP[2:0] = 000 with External 32 kHz Crystal | 2-Wire JTAG SOP[2:0] = 001 with External 32 kHz Crystal | 4-Wire JTAG SOP[2:0] = 000 with 32-kHz Crystal | 2-Wire JTAG SOP[2:0] = 001 with 32-kHz Crystal | 4-Wire JTAG SOP[2:0] = 000 with External 32-kHz Crystal | 2-Wire JTAG SOP[2:0] = 001 with External 32-kHz Crystal | ||
| 1 | GPIO10 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 2 | GPIO11 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 3 | GPIO12 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 4 | GPIO13 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 5 | GPIO14 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 6 | GPIO15 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 7 | GPIO16 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 8 | GPIO17 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 9 | VDD_DIG1 | ||||||||
| 10 | VIN_IO1 | ||||||||
| 11 | FLASH_SPI_CLK | ||||||||
| 12 | FLASH_SPI_DOUT | ||||||||
| 13 | FLASH_SPI_DIN | ||||||||
| 14 | FLASH_SPI_CS | ||||||||
| 15 | GPIO22 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 16 | TDI | 1 | 1 | 1 | 1 | ||||
| 17 | TDO | 1 | 1 | 1 | 1 | ||||
| 18 | GPIO28 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 19 | TCK | ||||||||
| 20 | TMS | ||||||||
| 21 | SOP2 | 1 | 1 | 1 | 1 | 0 (TCXO_EN) | 0 (TCXO_EN) | 0 (TCXO_EN) | 0 (TCXO_EN) |
| 22 | WLAN_XTAL_N | 0 | 0 | 1 | 1 | ||||
| 23 | WLAN_XTAL_P | ||||||||
| 24 | VDD_PLL | ||||||||
| 25 | LDO_IN2 | ||||||||
| 26 | NC | ||||||||
| 27 | NC | ||||||||
| 28 | NC | ||||||||
| 29 | ANTSEL1 | ||||||||
| 30 | ANTSEL2 | ||||||||
| 31 | RF_BG | ||||||||
| 32 | nRESET | ||||||||
| 33 | VDD_PA_IN | ||||||||
| 34 | SOP1 | ||||||||
| 35 | SOP0 | ||||||||
| 36 | LDO_IN1 | ||||||||
| 37 | VIN_DCDC_ANA | ||||||||
| 38 | DCDC_ANA_SW | ||||||||
| 39 | VIN_DCDC_PA | ||||||||
| 40 | DCDC_PA_SW_P | ||||||||
| 41 | DCDC_PA_SW_N | ||||||||
| 42 | DCDC_PA_OUT | ||||||||
| 43 | DCDC_DIG_SW | ||||||||
| 44 | VIN_DCDC_DIG | ||||||||
| 45 | DCDC_ANA2_SW_P | ||||||||
| 46 | DCDC_ANA2_SW_N | ||||||||
| 47 | VDD_ANA2 | ||||||||
| 48 | VDD_ANA1 | ||||||||
| 49 | VDD_RAM | ||||||||
| 50 | GPIO0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 51 | RTC_XTAL_P | ||||||||
| 52 | RTC_XTAL_N | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 53 | GPIO30 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 54 | VIN_IO2 | ||||||||
| 55 | GPIO1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 56 | VDD_DIG2 | ||||||||
| 57 | GPIO2 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 58 | GPIO3 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 59 | GPIO4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 60 | GPIO5 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 61 | GPIO6 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 62 | GPIO7 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 63 | GPIO8 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 64 | GPIO9 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 65 | GND (THERMAL PAD) | ||||||||
| Total available for application | 22 | 24 | 23 | 25 | 22 | 24 | 23 | 25 | |