SWRU543B January 2019 – June 2025 CC3230S , CC3230SF , CC3235MODS , CC3235MODSF , CC3235S , CC3235SF
The module divides down CAM_MCLK and generates CAM_XCLK clock to the external camera sensor. The configuration of the CAM_XCLK divider is programmable by setting the configuration register CC_CTRL_XCLK.
CAM_XCLK is not used by the camera core module; it is routed to the chip pin. Table 14-2 lists the ratio of the XCLK frequency generator.
| Ratio | XCLK Based on CAM_MCLK (CAM_MCLK = 120 MHz) |
|---|---|
| 0 (default) | Stable low level, divider not enabled |
| 1 | Stable high level, divider not enabled |
| 2 | 60 MHz (division by 2) |
| 3 | 40 MHz (division by 3) |
| 4 | 30 MHz |
| 5 | 24 MHz |
| 6 | 20 MHz |
| 7 | 17.14 MHz |
| 8 | 15 MHz |
| 9 | 13.3 MHz |
| 10 | 12 MHz |
| 11 | 10.91 MHz |
| 12 | 10 MHz |
| ... | ... |
| 30 | 4 MHz (division by 30) |
| 31 | Bypass (CAM_XCLK = CAM_MCLK) |