- Total of eight channels
- Four external analog input channels for user applications
- Four internal channels reserved for SimpleLink™ subsystem (network and Wi-Fi®).
- 12-bit resolution
- Fixed sampling rate of 16 µs per channel. Equivalent to 62.5K samples/sec per channel
- Fixed round-robin sampling across all channels
- Samples are uniformly spaced and interleaved. Multiple user channels can be combined to realize higher sampling rate. For example, all four channels can be shorted together to get an aggregate sampling rate of 250K samples/sec.
- DMA interface to transfer data to the application RAM; dedicated DMA channel for each channel
- Capability to time-stamp ADC samples using 17-bit timer running on a 40-MHz clock. The user can read the timestamp and the sample from the FIFO registers. Each sample in the FIFO contains actual data and a timestamp.
Figure 13-1 shows the architecture of the ADC module in the CC32xx.
Figure 13-2 shows the round-robin operation of the ADC.