SWRU543B January 2019 – June 2025 CC3230S , CC3230SF , CC3235MODS , CC3235MODSF , CC3235S , CC3235SF
Alternatively, an interrupt enable bit in the SPI_IRQENABLE register can be set to enable each event to generate an interrupt request when the corresponding event occurs. Status bits are automatically set by hardware logic conditions.
When an event occurs (the single interrupt line is asserted), the local host must perform actions:
No action is needed to remove the source of the events TX_underflow and RX_overflow.
The interrupt status bit should always be reset after a channel is enabled and before events are enabled as an interrupt source.