SWRU543B January 2019 – June 2025 CC3230S , CC3230SF , CC3235MODS , CC3235MODSF , CC3235S , CC3235SF
This chapter provides information on the CC32xx implementation of the Cortex®-M4 application processor in CC32xx peripherals, including:
Table 3-1 shows the address map of the private peripheral bus (PPB). Some peripheral register regions are split into two address regions, as indicated by two addresses listed.
| Address | Core Peripheral |
|---|---|
| 0xE000.E010 to 0xE000.E01F | System timer |
| 0xE000.E100 to 0xE000.E4EF | Nested vectored interrupt controller |
| 0xE000.EF00 to 0xE000.EF03 | |
| 0xE000.E008 to 0xE000.E00F 0xE000.ED00 to 0xE000.ED3F | System control block |