SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
There is 1x ECC Aggregator integrated in the device. The diagram below provides a visual representation of the device integration details.
The tables below summarize the device integration details of ECC Aggregator.
| ECC Aggregator Instance | Device Allocation | SoC Interconnect |
|---|---|---|
| ECC Aggregator0 | ✓ | INFRA1 VBUSP Interconnect |
| ECC Aggregator Instance | ECC Aggregator Clock Input | Source Clock Signal | Source | Default Freq | Description |
|---|---|---|---|---|---|
| ECC Aggregator0 | ECC_AGGR_CLK |
SYS_CLK |
PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz |
ECC Aggregator Interface Clock |
| ECC Aggregator Instance | ECC Aggregator Reset Input | Source Reset Signal | Source | Description |
|---|---|---|---|---|
| ECC Aggregator0 | ECC_AGGR_WARMRESET(VBUSP_RSTn) | Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | ECC Aggregator0 Asynchronous Reset |
| ECC Aggregator Instance | ECC Aggregator Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
|---|---|---|---|---|---|
| ECC Aggregator0 |
SOC_ECCAGGR_UNCORR_LVL_0 |
SOC_ECCAGGR_UNCORR_LVL_0 |
ESM | Level | ECC Aggregator0 uncorrectable error event |
|
SOC_ECCAGGR_CORR_LVL_0 |
SOC_ECCAGGR_CORR_LVL_0 |
ECC Aggregator0 correctable error event |
| ECC Aggregator | ECC Aggregator Module instances |
|---|---|
| ECC Aggregator0 | L2OCRAM_BANK0 |
| L2OCRAM_BANK1 | |
| L2OCRAM_BANK2 | |
| L2OCRAM_BANK3 | |
| MBOX_SRAM | |
| TPTC_A0 | |
| TPTC_A1 | |
| L2OCRAM_BANK4 | |
| L2OCRAM_BANK5 |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.