SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Clear the Error Event at the Source
Write a 0x1 to the appropriate bit in the Error Group N Interrupt Enabled Status/Clear Register (Base Address + 0x400 + N*0x20 + 0x04)
This will clear the raw status
If the error event is still asserted (or re-asserted) the raw status will be set back to 1
If there are no error events, the level will de-assert.
Write the EOI vector to the EOI Interrupt Register (Base Address + 0x30)
If there are additional High Priority enabled error events pending, then a new pulse will be generated
If there are no additional High Priority enabled error events pending, there will be no new pulse
Write a CLEAR to the Error Pin Control Register (Base Address + 0x40)
This step is optional if the event is not enabled to influence the Error Pin (Error Group N Error Pin Influence Set Register (Base Address + 0x400 + N*0x20 + 0x14)), but may be done regardless as an extra CLEAR is not harmful