SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
There is 1x MCRC integrated in the device. The diagram below provides a visual representation of the device integration details.

The tables below summarize the device integration details of MCRC# (where # = 1).
| MCRC Instance | Device Allocation | SoC Interconnect |
|---|---|---|
| MCRC0 | ✓ | CORE VBUSM Interconnect |
| MCRC Instance | MCRC Clock Input | Source Clock Signal | Source | Default Freq | Description |
|---|---|---|---|---|---|
| MCRC0 | MCRC_CLK | SYS_CLK | PLL_CORE_CLK: HSDIV0_CLKOUT0 |
200 MHz | MCRC0 Interface Clock |
| MCRC Instance | MCRC Reset Input | Source Reset Signal | Source | Description |
|---|---|---|---|---|
| MCRC0 | MCRC0_RST |
Warm Reset (MOD_G_RST) |
RCM + Warm Reset Sources | MCRC0 Asynchronous Reset |
| MCRC Instance | MCRC Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
|---|---|---|---|---|---|
| MCRC0 |
MCRC0_INT_req |
MCRC0_INT_req |
ALL R5FSS Cores | Level | MCRC0 Event Interrupt |
| MCRC Instance | MCRC DMA Event | Destination DMA Event Input | Destination | Type | Description |
|---|---|---|---|---|---|
| MCRC0 |
MCRC0_DMA_0 |
MCRC0_dma_req[0] |
EDMA Crossbar (DMA_XBAR) | Pulse | MCRC0 DMA Request |
|
MCRC0_DMA_1 |
MCRC0_dma_req[1] |
||||
|
MCRC0_DMA_2 |
MCRC0_dma_req[2] |
||||
|
MCRC0_DMA_3 |
MCRC0_dma_req[3] |
For more information on the interconnects, see the System Interconnect chapter.
For more information on power, reset, and clock management, see the corresponding sections within the Device Configuration chapter.
For more information on the device interrupt controllers, see the Interrupt Controllers chapter.