SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
(FREQ = 50MHz, Default configuration)
Program RGMII50 GCD register with the value of 0x999 to obtain a new desired frequency divided from PLL_CORE_CLKOUT1, MSS_RCM.RGMII50_CLK_DIV_VAL.CLKDIV = 0x999
Poll for the CURRDIVR field of corresponding status register to reflect its new frequency change, MSS_RCM.RGMII50_CLK_STATUS.CURRDIVIDER = 0x09