SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Write a 0x1 to the appropriate bit in the Error Group N Interrupt Enabled Status/Clear Register (Base Address + 0x400 + N*0x20 + 0x04)
This will de-assert the level interrupt
Write the EOI vector to the EOI Interrupt Register (Base Address + 0x30)
If there are additional High Priority enabled error events pending, then a new pulse will be generated and the level interrupt will remain asserted
If there are no additional High Priority enabled error events pending, there will be no new pulse
The source may generate a new pulse which will show up as a new Error Event at the ESM
Write a CLEAR to the Error Pin Control Register (Base Address + 0x40)
This step is optional if the event is not enabled to influence the Error Pin (Error Group N Error Pin Influence Set Register (Base Address + 0x400 + N*0x20 + 0x14)), but may be done regardless as an extra CLEAR is not harmful