SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
Figure 8-3 SPINLOCK Integration| Module Instance | SoC Interconnect |
|---|---|
| SPINLOCK | VBUSP CORE Interconnect |
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
|---|---|---|---|---|
| SPINLOCK | CLK | SYSCLK | MSS_RCM | SPINLOCK Functional and Interface clock |
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
|---|---|---|---|---|
| SPINLOCK | RST | SPINLOCK_RSTN | MSS_RCM | SPINLOCK Reset |
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
|---|---|---|---|---|---|
| SPINLOCK0 | - | - | - | No interrupts to external processors | - |
| Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
|---|---|---|---|---|---|
| SPINLOCK0 | - | - | - | No EDMA Requests | - |