SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
| Parameters | TPCC |
|---|---|
| DMA Channel | 64 |
| PaRAM Entires | 256 |
| QDMA Channel | 8 |
| Event queues | 2 |
| Mem Protection | Yes |
| Channel Mapping | Yes |
| Num TCs | 2 |
| Num Interrupt Channel | 64 |
| Num Regions | 8 |
| Parameters | TPTC[0/1] |
|---|---|
| FIFO Size | 512 |
| TR Pipe Depth | 4 |
| Bus Width | 8 |
| Read Cmd Num | 8 |
| Write Cmd Num | 8 |
| RAM ECC | Yes |
Default Burst Size configuration (DBS)
All TPTCs in the device support four different configurable default-burst-sizes. Table 11-5 shows the config-value to DBS mapping.
| Config value | Burst size |
|---|---|
| 2’b00 | 16 bytes |
| 2’b01 | 32 bytes |
| 2’b10 | 64 bytes |
| 2’b11 | 128 bytes |
| TPTC instance | Corresponding Register |
|---|---|
| TPTC_[A0/A1] | TPTC_DBS_CONFIG::TPTC_DBS_CONFIG_TPTC_[A0/A1] |