SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
CORE_PLL is primarily responsible for the following IPs:
|
Description |
Key Frequencies (MHz) |
|---|---|
|
R5 Clock |
400 |
|
Interconnect |
200 |
|
Ethernet (CPSW) |
250/50/5 |
|
QSPI, CANFD |
80 |
|
HSM Clock |
200 |
|
SPI Clock |
50 |
|
GPMC Clock |
100 |
|
FSI/SDFM PLL Clock |
400 |