ZHCSH90A January 2015 – December 2017 VSP5324-Q1
PRODUCTION DATA.
This is a programmable LVDS mapping mode register. All bits default to 0 after reset.
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
| ENABLE 50 | X | ||||||
| R/W-0 | R/W-0 | ||||||
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| MAP_CH12_TO_OUT1B[3:0] | MAP_CH12_TO_OUT1A[3:0] | ||||||
| R/W-0 | R/W-0 | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| D15 | ENABLE 50 | R/W | 0 | Enable for register 50h(1) This bit enables register 50h. |
| D14-D8 | X | R/W | 0 | Don't care bits |
| D7-D4 | MAP_CH12_TO_OUT1B[3:0] | R/W | 0 | OUT1B pin to channel mapping These bits select the OUT1B pin pair to channel data mapping. |
| D3-D0 | MAP_CH12_TO_OUT1A[3:0] | R/W | 0 | OUT1A pin to channel mapping These bits select the OUT1A pin pair to channel data mapping. |