ZHCSKS2E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
Table 7-30, Table 7-31, Table 7-32, and Figure 7-44 present timing requirements for MDIO.
| PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|
| INPUT CONDITIONS | ||||
| SRI | Input signal slew rate | 0.9 | 3.6 | V/ns |
| OUTPUT CONDITIONS | ||||
| CL | Output load capacitance | 10 | 470 | pF |
| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| MDIO1 | tsu(MDIO_MDC) | Setup time, MDIO_DATA valid before MDIO_CLK high | 90 | ns | |
| MDIO2 | th(MDIO_MDC) | Hold time, MDIO_DATA valid after MDIO_CLK high | 0 | ns | |
| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| MDIO3 | tc(MDC) | Cycle time, MDIO_CLK | 400 | ns | |
| MDIO4 | tw(MDCH) | Pulse Duration, MDIO_CLK high | 160 | ns | |
| MDIO5 | tw(MDCL) | Pulse Duration, MDIO_CLK low | 160 | ns | |
| MDIO6 | tt(MDC) | Transition time, MDIO_CLK | 5 | ns | |
| MDIO7 | td(MDC_MDIO) | Delay time, MDIO_CLK High to MDIO_DATA valid | -150 | 150 | ns |
Figure 7-44 CPSW5G
MDIO Diagrams Receive and Transmit