ZHCSKS2E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| BALL NAMES in Mode 0: WKUP_I2C0_SDA, WKUP_I2C0_SCL, MCU_I2C0_SDA, MCU_I2C0_SCL, I2C0_SDA, I2C0_SCL, EXTINTN | ||||||
| BALL NUMBERS:H21 / F20 / G20 / G21 / W2 / V3 / U6 | ||||||
| 1.8 V MODE | ||||||
| VIL | Input Low Voltage | 0.3 × VDDSHV(1) | V | |||
| VILSS | Input Low Voltage Steady State | 0.3 × VDDSHV(1) | V | |||
| VIH | Input High Voltage | 0.7 × VDDSHV(1) | V | |||
| VIHSS | Input High Voltage Steady State | 0.7 × VDDSHV(1) | V | |||
| VHYS | Input Hysteresis Voltage | 0.1 × VDDSHV(1) | mV | |||
| IIN | Input Leakage Current. | VI = 1.8 V or 0 V | ±10 | µA | ||
| VOL | Output Low Voltage | 0.2 × VDDSHV(1) | V | |||
| IOL | Low Level Output Current | VOL(MAX) | 10 | mA | ||
| 3.3 V MODE(2) | ||||||
| VIL | Input Low Voltage | 0.3 × VDDSHV(1) | V | |||
| VILSS | Input Low Voltage Steady State | 0.25 × VDDSHV(1) | V | |||
| VIH | Input High Voltage | 0.7 × VDDSHV(1) | V | |||
| VIHSS | Input High Voltage Steady State | 0.7 × VDDSHV(1) | V | |||
| VHYS | Input Hysteresis Voltage | 0.05 × VDDSHV(1) | mV | |||
| IIN | Input Leakage Current. | VI = 3.3 V or 0 V | ±10 | µA | ||
| VOL | Output Low Voltage | 0.4 | V | |||
| IOL | Low Level Output Current | VOL(MAX) | 10 | mA | ||