ZHCSKS2E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
| NO. | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| J1 | tc(TCK) | Cycle time minimum, TCK | 46.5(1) | ns | |
| J2 | tw(TCKH) | Pulse width minimum, TCK high | 0.4P(2) | ns | |
| J3 | tw(TCKL) | Pulse width minimum, TCK low | 0.4P(2) | ns | |
| J4 | tsu(TDI-TCK) | Input setup time minimum, TDI valid to TCK high | 4.5 | ns | |
| tsu(TMS-TCK) | Input setup time minimum, TMS valid to TCK high | 4.5 | ns | ||
| J5 | th(TCK-TDI) | Input hold time minimum, TDI valid from TCK high | 2 | ns | |
| th(TCK-TMS) | Input hold time minimum, TMS valid from TCK high | 2 | ns | ||