SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Table 34-1 describes the McBSP interface pins and some internal signals.
| McBSP-A Pin | McBSP-B Pin | Type | Description |
|---|---|---|---|
| MCLKRA | MCLKRB | I/O | Supplies or reflects the receive clock; supplies the input clock of the sample rate generator |
| MCLKXA | MCLKXB | I/O | Supplies or reflects the transmit clock; supplies the input clock of the sample rate generator |
| MDRA | MDRB | I | Serial data receive pin |
| MDXA | MDXB | O | Serial data transmit pin |
| MFSRA | MFSRB | I/O | Supplies or reflects the receive frame-sync signal; controls sample rate generator synchronization when GSYNC = 1 (see Section 34.4.3) |
| MFSXA | MFSXB | I/O | Supplies or reflects the transmit frame-sync signal |
| CPU Interrupt Signals | |||
| MRINT | Receive interrupt to CPU | ||
| MXINT | Transmit interrupt to CPU | ||
| DMA Events | |||
| REVT | Receive synchronization event to DMA | ||
| XEVT | Transmit synchronization event to DMA | ||