SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Table 41-3 and Table 41-4 show the various Interrupts and NMI generated to C28x CPU1 and CPU2, respectively.
| Source | NMI/Interrupt | Note |
|---|---|---|
| CMTOCPU1IPCINT0 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU1IPCINT1 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU1IPCINT2 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU1IPCINT3 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU1IPCINT4 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU1IPCINT5 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU1IPCINT6 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU1IPCINT7 | Interrupt | Refer to the PIE section in C28 System Control |
| CM.SYSRESETREQ | Interrupt | A SYSRESETREQ of CM can generate an Interrupt to CPU1 based on configuration of CMTOCPU1INTCTL register. |
| CM.VECTRESET | Interrupt | A VECTRESET of CM can generate an Interrupt to CPU1 based on configuration of CMTOCPU1INTCTL register. |
| CM.NMIWDRST | NMI/Interrupt | On CMNMIWD timing out and resetting CM, an NMI/Interrupt can be generated to CPU1 based on configuration of CMTOCPU1NMICTL and CMTOCPU1INTCTL registers. |
| Source | NMI/Interrupt | Note |
|---|---|---|
| CMTOCPU2IPCINT0 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU2IPCINT1 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU2IPCINT2 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU2IPCINT3 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU2IPCINT4 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU2IPCINT5 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU2IPCINT6 | Interrupt | Refer to the PIE section in C28 System Control |
| CMTOCPU2IPCINT7 | Interrupt | Refer to the PIE section in C28 System Control |