SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The DLB bit determines whether the digital loopback mode is on. DLB is described in Table 34-48.
| Register | Bit | Name | Function | Type | Reset Value | |
|---|---|---|---|---|---|---|
| SPCR1 | 15 | DLB | Digital loopback mode | R/W | 0 | |
| DLB = 0 | Digital loopback mode is disabled. | |||||
| DLB = 1 | Digital loopback mode is enabled. | |||||
In the digital loopback mode, the receive signals are connected internally through multiplexers to the corresponding transmit signals, as shown in Table 34-49. This mode allows testing of serial port code with a single DSP device; the McBSP receives the data it transmits.
| This Receive Signal | Is Fed Internally by This Transmit Signal |
|---|---|
| DR (receive data) | DX (transmit data) |
| FSR (receive frame synchronization) | FSX (transmit frame synchronization) |
| MCLKR (receive clock) | CLKX (transmit clock) |