SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Table 34-46 shows which register bits set the SRG Input Clock Polarity.
| Register | Bit | Name | Function | Type | Reset Value | |
|---|---|---|---|---|---|---|
| PCR | 1 | CLKXP | MCLKX pin polarity | R/W | 0 | |
| CLKXP determines the input clock polarity when the MCLKX pin supplies the input clock (SCLKME = 1 and CLKSM = 1). | ||||||
| CLKXP = 0 | Rising edge on MCLKX pin generates transitions on CLKG and FSG. | |||||
| CLKXP = 1 | Falling edge on MCLKX pin generates transitions on CLKG and FSG. | |||||
| PCR | 0 | CLKRP | MCLKR pin polarity | R/W | 0 | |
| CLKRP determines the input clock polarity when the MCLKR pin supplies the input clock (SCLKME = 1 and CLKSM = 0). | ||||||
| CLKRP = 0 | Falling edge on MCLKR pin generates transitions on CLKG and FSG. | |||||
| CLKRP = 1 | Rising edge on MCLKR pin generates transitions on CLKG and FSG. | |||||