SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Table 42-5 lists the memory-mapped registers for the AES_SS_REGS registers. All register offset addresses not listed in Table 42-5 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Write Protection | Section |
|---|---|---|---|---|
| 0h | AESDMAINTEN | DMA Done Interrupt enable register | Go | |
| 4h | AESDMASTATUS | DMA Done Interrupt status register | Go | |
| 8h | AESDMASTATUSCLR | DMA Done Interrupt status clear register | Go |
Complex bit access types are encoded to fit into small table cells. Table 42-6 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| R-0 | R -0 | Read Returns 0s |
| Write Type | ||
| W | W | Write |
| W1S | W 1S | Write 1 to set |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
| Register Array Variables | ||
| i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
| y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | |
AESDMAINTEN is shown in Figure 42-14 and described in Table 42-7.
Return to the Summary Table.
DMA Done Interrupt enable register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | DMADONECTXOUT | DMADONEDOUT | DMADONEDIN | DMADONECTXIN | |||
| R-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | |||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-4 | RESERVED | R | 0h | Reserved |
| 3 | DMADONECTXOUT | R/W | 0h | 0: DMADONECTXOUT from uDMA will not be passed on as an interrupt 1:DMADONECTXOUT from uDMA will be passed on as an interrupt. Note: When this bit is 1, an interrupt will be generated on the rising edge of the corresponding DMA done signal Reset type: PER.RESET |
| 2 | DMADONEDOUT | R/W | 0h | 0: DMADONEDOUT from uDMA will not be passed on as an interrupt 1:DMADONEDOUT from uDMA will be passed on as an interrupt. Note: When this bit is 1, an interrupt will be generated on the rising edge of the corresponding DMA done signal Reset type: PER.RESET |
| 1 | DMADONEDIN | R/W | 0h | 0: DMADONEDIN from uDMA will not be passed on as an interrupt 1:DMADONEDIN from uDMA will be passed on as an interrupt. Note: When this bit is 1, an interrupt will be generated on the rising edge of the corresponding DMA done signal Reset type: PER.RESET |
| 0 | DMADONECTXIN | R/W | 0h | 0: DMADONECTXIN from uDMA will not be passed on as an interrupt 1:DMADONECTXIN from uDMA will be passed on as an interrupt. Note: When this bit is 1, an interrupt will be generated on the rising edge of the corresponding DMA done signal Reset type: PER.RESET |
AESDMASTATUS is shown in Figure 42-15 and described in Table 42-8.
Return to the Summary Table.
DMA Done Interrupt status register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | DMADONECTXOUT | DMADONEDOUT | DMADONEDIN | DMADONECTXIN | |||
| R-0h | R-0h | R-0h | R-0h | R-0h | |||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-4 | RESERVED | R | 0h | Reserved |
| 3 | DMADONECTXOUT | R | 0h | 1: Indicates DMADONECTXOUT from uDMA has occurred. 0: IndicatesDMADONECTXOUT from uDMA has not occured. Reset type: PER.RESET |
| 2 | DMADONEDOUT | R | 0h | 1: Indicates DMADONEDOUT from uDMA has occurred. 0: IndicatesDMADONEDOUT from uDMA has not occured. Reset type: PER.RESET |
| 1 | DMADONEDIN | R | 0h | 1: Indicates DMADONEDIN from uDMA has occurred. 0: IndicatesDMADONEDIN from uDMA has not occured. Reset type: PER.RESET |
| 0 | DMADONECTXIN | R | 0h | 1: Indicates DMADONECTXIN from uDMA has occurred. 0: IndicatesDMADONECTXIN from uDMA has not occured. Reset type: PER.RESET |
AESDMASTATUSCLR is shown in Figure 42-16 and described in Table 42-9.
Return to the Summary Table.
DMA Done Interrupt status clear register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | DMADONECTXOUT | DMADONEDOUT | DMADONEDIN | DMADONECTXIN | |||
| R-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | R-0/W1S-0h | |||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-4 | RESERVED | R | 0h | Reserved |
| 3 | DMADONECTXOUT | R-0/W1S | 0h | 1: Clears DMADONECTXOUT bit of AESDMASTATUS. 0: No effect Reset type: PER.RESET |
| 2 | DMADONEDOUT | R-0/W1S | 0h | 1: Clears DMADONEDOUT bit of AESDMASTATUS. 0: No effect Reset type: PER.RESET |
| 1 | DMADONEDIN | R-0/W1S | 0h | 1: Clears DMADONEDIN bit of AESDMASTATUS. 0: No effect Reset type: PER.RESET |
| 0 | DMADONECTXIN | R-0/W1S | 0h | 1: Clears DMADONECTXIN bit of AESDMASTATUS. 0: No effect Reset type: PER.RESET |