ZHCSS37J may 2009 – january 2021 XIO2001
PRODUCTION DATA
| PARAMETER | TEST CONDITION | 33 MHz | 66 MHz | UNIT | |||
|---|---|---|---|---|---|---|---|
| MIN | MAX | MIN | MAX | ||||
| tpd | CLK to shared signal valid propagation delay time | CL = 50 pF | 11 | ns | |||
| CL = 30 pF | 6 | ||||||
| CLK to shared signal invalid propagation delay time | CL = 50 pF | 2 | |||||
| CL = 30 pF | 1 | ||||||
| tON | tEnable time, high-impedance-to-active delay time from CLK | CL = 50 pF | 2 | ns | |||
| CL = 30 pF | 1 | ||||||
| tOFF | Disable time, active-to-high-impedance delay time from CLK | CL = 50 pF | 28 | ns | |||
| CL = 30 pF | 14 | ||||||
| tsu | Setup time on shared signals before CLK valid (rising edge) | 7 | 3 | ns | |||
| th | Hold time on shared signals after CLK valid (rising edge) | 0 | 0 | ns | |||