SPRUJ53C April 2024 – February 2025 TMS320F28P550SG , TMS320F28P550SJ , TMS320F28P559SG-Q1 , TMS320F28P559SJ-Q1
First, write a clock divider to the PMBCTRL register CLKDIV field to produce a bit clock frequency with respect to the module's configured speed. To activate controller mode, set the CONTROLLER_EN bit and clear the TARGET_EN bit in the PMBCTRL register. For each transaction, set up the PMBCCR register. The following options are configurable:
Writing to the PMBCCR register starts a transfer.
Manual acknowledgment of received data is not needed.