SPRUJ53C April 2024 – February 2025 TMS320F28P550SG , TMS320F28P550SJ , TMS320F28P559SG-Q1 , TMS320F28P559SJ-Q1
Each SOC can be configured to convert any of the ADC channels. This behavior is selected for SOCx by the ADCSOCxCTL.CHSEL register. This is summarized in Table 15-4.
| Input Mode | CHSEL | Input | |
|---|---|---|---|
| Single-Ended | 0 | ADCIN0 | |
| 1 | ADCIN1 | ||
| 2 | ADCIN2 | ||
| 3 | ADCIN3 | ||
| 4 | ADCIN4 | ||
| 5 | ADCIN5 | ||
| 6 | ADCIN6 | ||
| 7 | ADCIN7 | ||
| 8 | ADCIN8 | ||
| 9 | ADCIN9 | ||
| 10 | ADCIN10 | ||
| 11 | ADCIN11 | ||
| 12 | ADCIN12 | ||
| 13 | ADCIN13 | ||
| 14 | ADCIN14 | ||
| 15 | ADCIN15 | ||
| 16 | ADCIN16 | ||
| 17 | ADCIN17 | ||
| 18 | ADCIN18 | ||
| 19 | ADCIN19 | ||
| 20 | ADCIN20 | ||
| 21 | ADCIN21 | ||
| 22 | ADCIN22 | ||
| 23 | ADCIN23 | ||
| 24 | ADCIN24 | ||
| 25 | ADCIN25 | ||
| 26 | ADCIN26 | ||
| 27 | ADCIN27 | ||
| 28 | ADCIN28 | ||
| 29 | ADCIN29 | ||
| 30 | ADCIN30 | ||
| 31 | ADCIN31 | ||