SPRUJ53C April 2024 – February 2025 TMS320F28P550SG , TMS320F28P550SJ , TMS320F28P559SG-Q1 , TMS320F28P559SJ-Q1
| Register | Value | Selected Mode |
|---|---|---|
| Epg1MuxRegs | ||
| EPGMXSEL0.SEL0 | 0x1 | Select EPGOUT0 to drive DATAOUT[0] |
| Epg1Regs | ||
| Global Settings | ||
| GCTL1.SIGGEN0_CLKSEL | 0x0 | Select CLKOUT0 of CLKGEN0 as the clock source of SIGGEN0 |
| CLKGEN0 Setting | ||
| CLKDIV0_CTL0.PRD | 0x7 | Divide by 8 |
| CLKDIV0_CLKOFFSET.CLK0OFFSET | 0x0 | No offset |
| SIGGEN0 Mode and Bit Length Configuration | ||
| SIGGEN0_CTL0.BITLENGTH | 0x20 | Do 32 shifts. |
| SIGGEN0_CTL0.MODE | 0x1 | Configure the mode to shift right once mode. Generates an interrupt after 32 shifts. |
| SIGGEN0_DATA0[15:0] | 0xAA55 | Data to be shifted out |
| SIGGEN0_DATA0[31:16] | 0xCCCC | Data to be shifted out |
| SIGGEN0_DATA1[15:0] | 0xAA55 | Data to be shifted out |
| SIGGEN0_DATA1[31:16] | 0x55AA | Data to be shifted out |