ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
| DEVSTAT Boot Mode Pins ROM Mapping | ||||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| X | X | X | X | Port | X | X | X | Boot Master=1 | Sys PLL Config | Min | 111 | Lendian | ||||
| X | X | X | X | Port | ARM PLL Cfg | Boot Master=0 | Sys PLL Config | Min | 111 | Lendian | ||||||
| Bit | Field | Description |
|---|---|---|
| 16-13 | Reserved | Not Used |
| 12 | Port | UART Port number
|
| 11-9 | ARM PLL Setting | The PLL default settings are determined by the [11:9] bits. This will set the PLL to the maximum clock setting for the device. Table 10-27 shows settings for various input clock frequencies. |
| 8 | Boot Master | Boot Master select
|
| 7-5 | SYS PLL Setting | The PLL default settings are determined by the [7:5] bits. This will set the PLL to the maximum clock setting for the device. Table 10-27 shows settings for various input clock frequencies. (default = 4) |
| 4 | Min | Minimum boot configuration select bit.
When Min = 1, a predetermined set of values is configured (see the Device Configuration Field Descriptions table for configuration bits with a "(default)" tag added in the description column). When Min = 0, all fields must be independently configured. |
| 3-1 | Boot Devices | Boot Devices[3:1]
|
| 0 | Lendian | Endianess
|