ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
| OFFSET | FIELD | VALUE | CONFIGURED THROUGH BOOT CONFIGURATION PINS |
|---|---|---|---|
| 22 | Option | Bits 02-00 Mode
Bits 15-03 Reserved |
NO |
| 24 | Boot Dev Addr | The I2C device address to boot from | YES |
| 26 | Boot Dev Addr Ext | Extended boot device address | YES |
| 28 | Broadcast Addr | I2C address used to send data in the I2C master broadcast mode. | NO |
| 30 | Local Address | The I2C address of this device | NO |
| 34 | Bus Frequency | The desired I2C data rate (kHz) | NO |
| 36 | Next Dev Addr | The next device address to boot (Used only if boot config option is selected) | NO |
| 38 | Next Dev Addr Ext | The extended next device address to boot (Used only if boot config option is selected) | NO |
| 40 | Address Delay | The number of CPU cycles to delay between writing the address to an I2C EEPROM and reading data. | NO |