ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| Master Mode Timing Diagrams — Base Timings for 3 Pin Mode | |||||
| 1 | tc(SPC) | Cycle time, SPICLK, all master modes | 3*P2(1) | ns | |
| 2 | tw(SPCH) | Pulse width high, SPICLK, all master modes | 0.5*(3*P2) – 1 | ns | |
| 3 | tw(SPCL) | Pulse width low, SPICLK, all master modes | 0.5*(3*P2) – 1 | ns | |
| 4 | td(SPIDOUT-SPC) | Setup (Delay), initial data bit valid on SPIDOUT to initial edge on SPICLK. Polarity = 0, Phase = 0. | 5 | ns | |
| 4 | td(SPIDOUT-SPC) | Setup (Delay), initial data bit valid on SPIDOUT to initial edge on SPICLK. Polarity = 0, Phase = 1. | 5 | ns | |
| 4 | td(SPIDOUT-SPC) | Setup (Delay), initial data bit valid on SPIDOUT to initial edge on SPICLK Polarity = 1, Phase = 0 | 5 | ns | |
| 4 | td(SPIDOUT-SPC) | Setup (Delay), initial data bit valid on SPIDOUT to initial edge on SPICLK Polarity = 1, Phase = 1 | 5 | ns | |
| 5 | td(SPC-SPIDOUT) | Setup (Delay), subsequent data bits valid on SPIDOUT to initial edge on SPICLK. Polarity = 0 Phase = 0 | 2 | ns | |
| 5 | td(SPC-SPIDOUT) | Setup (Delay), subsequent data bits valid on SPIDOUT to initial edge on SPICLK Polarity = 0 Phase = 1 | 2 | ns | |
| 5 | td(SPC-SPIDOUT) | Setup (Delay), subsequent data bits valid on SPIDOUT to initial edge on SPICLK Polarity = 1 Phase = 0 | 2 | ns | |
| 5 | td(SPC-SPIDOUT) | Setup (Delay), subsequent data bits valid on SPIDOUT to initial edge on SPICLK Polarity = 1 Phase = 1 | 2 | ns | |
| 6 | toh(SPC-SPIDOUT) | Output hold time, SPIDOUT valid after receive edge of SPICLK except for final bit. Polarity = 0 Phase = 0 | 0.5*tc – 2 | ns | |
| 6 | toh(SPC-SPIDOUT) | Output hold time, SPIDOUT valid after receive edge of SPICLK except for final bit. Polarity = 0 Phase = 1 | 0.5*tc – 2 | ns | |
| 6 | toh(SPC-SPIDOUT) | Output hold time, SPIDOUT valid after receive edge of SPICLK except for final bit. Polarity = 1 Phase = 0 | 0.5*tc – 2 | ns | |
| 6 | toh(SPC-SPIDOUT) | Output hold time, SPIDOUT valid after receive edge of SPICLK except for final bit. Polarity = 1 Phase = 1 | 0.5*tc – 2 | ns | |
| Additional SPI Master Timings — 4 Pin Mode with Chip Select Option | |||||
| 19 | td(SCS-SPC) | Delay from SPISCSx\ active to first SPICLK. Polarity = 0 Phase = 0 | 2*P2 – 5 | 2*P2 + 5 | ns |
| 19 | td(SCS-SPC) | Delay from SPISCSx\ active to first SPICLK. Polarity = 0 Phase = 1 | 0.5*tc + (2*P2) – 5 | 0.5*tc + (2*P2) + 5 | ns |
| 19 | td(SCS-SPC) | Delay from SPISCSx\ active to first SPICLK. Polarity = 1 Phase = 0 | 2*P2 – 5 | 2*P2 + 5 | ns |
| 19 | td(SCS-SPC) | Delay from SPISCSx\ active to first SPICLK. Polarity = 1 Phase = 1 | 0.5*tc + (2*P2) – 5 | 0.5*tc + (2*P2) + 5 | ns |
| 20 | td(SPC-SCS) | Delay from final SPICLK edge to master deasserting SPISCSx\. Polarity = 0 Phase = 0 | 1*P2 – 5 | 1*P2 + 5 | ns |
| 20 | td(SPC-SCS) | Delay from final SPICLK edge to master deasserting SPISCSx\. Polarity = 0 Phase = 1 | 0.5*tc + (1*P2) – 5 | 0.5*tc + (1*P2) + 5 | ns |
| 20 | td(SPC-SCS) | Delay from final SPICLK edge to master deasserting SPISCSx\. Polarity = 1 Phase = 0 | 1*P2 – 5 | 1*P2 + 5 | ns |
| 20 | td(SPC-SCS) | Delay from final SPICLK edge to master deasserting SPISCSx\. Polarity = 1 Phase = 1 | 0.5*tc + (1*P2) – 5 | 0.5*tc + (1*P2) + 5 | ns |
| tw(SCSH) | Minimum inactive time on SPISCSx\ pin between two transfers when SPISCSx\ is not held using the CSHOLD feature. | 2*P2 – 5 | ns | ||
Figure 11-37 SPI Master Mode Timing Diagrams — Base Timings for 3-Pin Mode
Figure 11-38 SPI Additional Timings for 4-Pin Master Mode with Chip Select Option