ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
| DEVSTAT Boot Mode Pins ROM Mapping | ||||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Pa clk | Ref Clock | Ext Con | Lane Setup | Boot Master=1 | Sys PLL Cfg | Min | 101 | Lendian | ||||||||
| Pa clk | Ref Clock | Ext Con | ARM PLL Cfg | Boot Master=0 | Sys PLL Cfg | Min | 101 | Lendian | ||||||||
| Bit | Field | Description |
|---|---|---|
| 16 | Pa clk | PA clock reference
|
| 15-14 | Ref Clock | SRIO Reference clock frequency
|
| 13-12 | Ext Con | External connection mode
|
| 11-9 | Lane Setup/ARM PLL Setting | When Boot Master = 0 (ARM is Boot Master), pin[11:9] used as ARM PLL Setting. The PLL default settings are determined by the [11:9] bits. This will set the PLL to the maximum clock setting for the device. Table 10-27 shows settings for various input clock frequencies.
When Boot Master =1 (C66x is Boot Master), pin [10:9] are used as Lane Set up.
|
| 8 | Boot Master | Boot Master select
|
| 7-5 | SYS PLL Setting | The PLL default settings are determined by the [7:5] bits. This will set the PLL to the maximum clock setting for the device. Default system reference clock is 156.25 MHz. Table 10-27 shows settings for various input clock frequencies. (default = 4) |
| 4 | Min | Minimum boot configuration select bit.
When Min = 0, all fields must be independently configured. |
| 3-1 | Boot Devices | Boot Devices
|
| 0 | Lendian | Endianess
|