ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
| DEVSTAT Boot Mode Pins ROM Mapping | ||||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Port | RefClk | Data Rate | Reserved | Boot Master=1 | Sys PLL Cfg | 1110 | Lendian | |||||||||
| Port | RefClk | Data Rate | ARM PLL Cfg | Boot Master=0 | Sys PLL Cfg | 1110 | Lendian | |||||||||
| Bit | Field | Description |
|---|---|---|
| 16 | Port | HyperLink port
|
| 15-14 | Ref Clocks | HyperLink reference clock configuration
|
| 13-12 | Data Rate | HyperLink data rate configuration
|
| 11-9 | Reserved/ARM PLL Setting | When Boot Master =0 (ARM is Boot Master), pin[11:9] used as ARM PLL Setting. The PLL default settings are determined by the [11:9] bits. This will set the PLL to the maximum clock setting for the device. Table 10-27 shows settings for various input clock frequencies.
When Boot Master =1 (C66x is Boot Master), pin [10:9] are reserved. |
| 8 | Boot Master | Boot Master select
|
| 7-5 | SYS PLL Setting | The PLL default settings are determined by the [7:5] bits. This will set the PLL to the maximum clock setting for the device. Default system reference clock is 156.25 MHz. Table 10-27 shows settings for various input clock frequencies. |
| 4-1 | Boot Devices | Boot Devices[4:1]
|
| 0 | Lendian | Endianess
|