ZHCSBT2G November 2012 – October 2017 66AK2H06 , 66AK2H12 , 66AK2H14
PRODUCTION DATA.
Clock gating to each logic block is managed by the Local Power Sleep Controllers (LPSCs) of each module. For modules with a dedicated clock or multiple clocks, the LPSC communicates with the PLL controller to enable and disable the clocks of that module at the source. For modules that share a clock with other modules, the LPSC controls the clock gating logic for each module.
Table 11-7 shows the 66AK2Hxx clock domains.
| LPSC NUMBER | MODULE(S) | NOTES |
|---|---|---|
| 0 | Shared LPSC for all peripherals other than those listed in this table | Always on |
| 1 | Reserved | |
| 2 | USB | Software control |
| 3 | EMIF16 and SPI | Software control |
| 4 | Reserved | |
| 5 | Debug subsystem and tracers | Software control |
| 6 | Reserved | Always on |
| 7 | Packet Accelerator | Software control |
| 8 | Ethernet SGMIIs | Software control |
| 9 | Security Accelerator | Software control |
| 10 | PCIe | Software control |
| 11 | SRIO | Software control |
| 12 | HyperLink0 | Software control |
| 13 | SmartReflex | Always on |
| 14 | MSMC RAM | Software control |
| 15 | C66x CorePac0 | Always on |
| 16 | C66x CorePac1 | Software control |
| 17 | C66x CorePac2 | Software control |
| 18 | C66x CorePac3 | Software control |
| 19 | C66x CorePac4 (66AK2H12/14 only) | Software control |
| 20 | C66x CorePac5 (66AK2H12/14 only) | Software control |
| 21 | C66x CorePac6 (66AK2H12/14 only) | Software control |
| 22 | C66x CorePac7 (66AK2H12/14 only) | Software control |
| 23 | DDR3A EMIF | Software control |
| 24 | DDR3B EMIF | Software control |
| 25 | Reserved | |
| 26 | Reserved | |
| 27 | Reserved | |
| 28 | Reserved | |
| 29 | Reserved | |
| 30 | Reserved | |
| 31 | Reserved | |
| 32 | Reserved | |
| 33 | Reserved | |
| 34 | Reserved | |
| 35 | Reserved | |
| 36 | Reserved | |
| 37 | Reserved | |
| 38 | Reserved | |
| 39 | Reserved | |
| 40 | Reserved | |
| 41 | Reserved | |
| 42 | Reserved | |
| 43 | Reserved | |
| 44 | Reserved | |
| 45 | Reserved | |
| 46 | Reserved | |
| 47 | Reserved | |
| 48 | Reserved | |
| 49 | Hyperlink1 | Software control |
| 50 | 10GbE (66AK2H14 only) | Software control |
| 51 | ARM Smart Reflex | Software control |
| 52 | ARM CorePac | Software control |
| No LPSC | Bootcfg, PSC, and PLL Controller | These modules do not use LPSC |