14 Revision History
Changes from February 28, 2024 to December 31, 2024 (from Revision C (February 2024) to Revision D (December 2024))
- Updated Quality of Service (QoS) section.Go
- Moved CBASS0 QoS MMR tables to Appendix
spreadsheet.Go
- Updated ISC Config Registers per Region diagramGo
- Moved ISC and Priv-ID tables to Appendix spreadsheet.Go
- Updated Boot Mode Selection When MCU Only (MCU 6) = 1
table.Go
- Updated Primary Boot Mode Selection When MCU Only (MCU 6) = 0
table.Go
- Added eMMC Flash section.Go
- Updated X.509 Certificate information from 'Optional.'Go
- Updated R5FSS Master Interfaces section.Go
- Added Note to CPU Output Compare Block section.Go
- Added R5FSS Interrupts
section.Go
- Updated R5FSS Event Bus Single-Bit
Error Events and R5FSS Event Bus Multi-Bit Error
Events tables.Go
- Updated Spinlock Software Reset section.Go
- Added RAT Clocks and Resets and RAT Hardware Requests
tables.Go
- Update
CPTS_TS_COMP_LEN_REG from 24 to 32
bits.Go
- Update CPTS_TS_COMP_LEN_REG from
24 to 32 bits.Go
- [Trigger
Configuration (per Bit)] updated method to return the value of the FAL_TRIG register. User
can read SET_FAL_TRIG or CLR_FAL_TRIG registers to obtain FAL_TRIG value (rather
than SET_FAL_TRIG and CLR_FAL_TRIG). Go
- Updated Figure MCSPI Overview. Moved and Renamed Figures MCSPI3/4 Connectivity Details to New Subsection MCSPI Internal ConnectivityGo
- [MCSPI Protocol and Data Format] Added CLKG bit field information to
Programmable MCSPI Clock bullet point.Go
- [Peripheral Receive-Only Mode] Added clarification to definition of
full-duplex mode (requires 2 serial data lines).Go
- Renamed master words with "controller" and slave words with
"peripheral" in complete UART chapter.Go
- [SIR Free-Format Mode] Added additional information per design
feedback.Go
- [SIP Generation] add additional information for SIP_MODE registers
bit setting.Go
- [UART Interrupts]
added additional register bit information for
001100 row in UART Mode Interrupts
table.Go
- [Wake-Up Interrupt]
modified topic to include conditions for wake-up
interrupt.Go
- [Transmit FIFO Trigger] changed register naming to align with RA. Updated
note to correct register bits.Go
- [Receive FIFO
Trigger] changed register naming to align with RA.
Updated note to correct register
bits.Go
- [FIFO DMA Mode Operation] Updated register naming to match
RA.Go
- [Multi-drop Parity Mode with Address Match] added line at end of
topic detailing supported and unsupported modes.Go
- [Time-guard] added details related to other modes.Go
- Make corrections to VLAN_UnawareGo
- Update bit from
CTL_EN to EXT_ENGo
- Update bit from CTL_EN to
EXT_ENGo
- Update Encoder/Decoder 3 Data to 103:78Go
- Added the requirement of RESET_OUT[1:0] signals when OSPI flash
memory is used for Boot.Go
- Remove additional mode from ECCTL[25] CAP_APWM.Go
- [PSA Signature Register] added CRC polynomial equations for all
supported CRC polynomialsGo