SWRU626 December 2025 CC3501E , CC3551E
The table below shows the possible HW events input to the ADC. This should be configured in the SOC_AON.SPEVTCTL[5:0] ADC field.
| Select Config | Event Name |
|---|---|
| 0 | 0 (Logic Low) |
| 1 | 1 (Logic High) |
| 2 | GPTIMER0_ADC_Trigger |
| 3 | GPTIMER0_DMA_Trigger |
| 4 | GPTIMER1_ADC_Trigger |
| 5 | GPTIMER1_DMA_Trigger |
| 6 | GPIO0_IRQ |
| 7 | GPIO1_IRQ |
| 8 | GPIO2_IRQ |
| 9 | GPIO3_IRQ |
| 10 | GPIO4_IRQ |
| 11 | GPIO5_IRQ |
| 12 | GPIO6_IRQ |
| 13 | Reserved |
| 14 | Reserved |
| 15 | Reserved |
| 16 | GPIO10_IRQ |
| 17 | GPIO11_IRQ |
| 18 | GPIO12_IRQ |
| 19 | GPIO13_IRQ |
| 20 | GPIO14_IRQ |
| 21 | GPIO15_IRQ |
| 22 | GPIO16_IRQ |
| 23 | GPIO17_IRQ |
| 24 | GPIO18_IRQ |
| 25 | GPIO19_IRQ |
| 26 | Reserved |
| 27 | Reserved |
| 28 | Reserved |
| 29 | Reserved |
| 30 | Reserved |
| 31 | Reserved |
| 32 | GPIO26_IRQ |
| 33 | GPIO27_IRQ |
| 34 | GPIO28_IRQ |
| 35 | GPIO29_IRQ |
| 36 | GPIO30_IRQ |
| 37 | GPIO31_IRQ |
| 38 | GPIO32_IRQ |
| 39 | GPIO33_IRQ |
| 40 | GPIO34_IRQ |
| 41 | GPIO35_IRQ |
| 42 | GPIO36_IRQ |
| 43 | GPIO37_IRQ |
| 44 | Reserved |
| 45 | Reserved |
| 46 | Reserved |
| 47 | Reserved |
| 48 | Reserved |
| 49 | Reserved |
| 50 | Reserved |
| 51 | SYS_TIMER_IRQ |
| 52 | SYS_TIMER_Heartbeat |
| 53 | SYS_TIMER_CH0_EVENT |
| 54 | SYS_TIMER_CH1_EVENT |
| 55 | SYS_TIMER_LFTICK_IRQ |
| 56 | Reserved |
| 57 | Reserved |
| 58 | RTC_IRQ |
| else | 0 |