SWRU626 December 2025 CC3501E , CC3551E
Table 14-1 lists the memory-mapped registers for the SYSRESOURCES registers. All register offset addresses not listed in Table 14-1 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Section |
|---|---|---|---|
| 8h | SYSTIM_CTRL | System Timer Control | Section 14.4.1 |
| 400h | MEMSS_GENERAL | General Configuration | Section 14.4.2 |
| 404h | MEMSS_BUS_FAULT_RAW_STATUS | Bus Fault Status | Section 14.4.3 |
Complex bit access types are encoded to fit into small table cells. Table 14-2 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| Write Type | ||
| W | W | Write |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
SYSTIM_CTRL is shown in Table 14-3.
Return to the Summary Table.
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | MEM_SYSTIM_ENCLK | R/W | 0h | '1' - enable the reqeusets for the systim clk |
MEMSS_GENERAL is shown in Table 14-4.
Return to the Summary Table.
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-7 | RESERVED | R | 0h | Reserved |
| 6-4 | MEMSS_BUS_FAULT_STATUS_MASKED | R | 0h | '1' - Mask '0' - Do not mask |
| 3 | MEM_MEMSS_BUS_FAULT_MASK | R/W | 0h | '1' - Mask '0' - Do not mask |
| 2-0 | RESERVED | R | 0h | Reserved |
MEMSS_BUS_FAULT_RAW_STATUS is shown in Table 14-5.
Return to the Summary Table.
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-3 | RESERVED | R | 0h | Reserved |
| 2-0 | MEMSS_BUS_FAULT_STATUS_RAW_RDCL | R | 0h | HOST to config how long writing to mailbox can be delayed |