SWRU626 December 2025 CC3501E , CC3551E
The DCAN module provides interrupt and DMA requests. They are configured via the Event Manager. The Suspend Mode is requesting or forcing (based on SSCTL[3] DBGSF bit) the DCAN module to go into initialization mode (see CCCR[0] INIT bit) in which new interrupts and DMA requests will not be issued, that is to prevents the interrupt and DMA requests from propagating to the Event Manager.
The DCAN module has two interrupt lines. There are 30 internal interrupt sources. Each source can be configured to drive one of the two interrupt lines. The interrupts are 'level high' interrupts.
The DCAN core provides two interrupt requests (for Line 0 and Line 1). For more information, see the following registers:
To clear IRQ_INT0, IRQ_INT1 and TS_WAKE interrupts, write to the EOI bit field for the corresponding interrupt number that is described in the EOI register.
The DCAN module is capable of issuing ECC interrupts. After clearing the ECC interrupt source, the application software must also write 1 to EOI register.
The DCAN module supports External Timestamp Counter. When the External Timestamp Counter rolls over it produces an interrupt (see Section 25.4.2).
For more information, see the following registers: