SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
Table 19-1 lists µDMA channel assignments to peripherals.
| µDMA Channel | Type (1)(2) | DTB (3) | Triggers |
|---|---|---|---|
| 0 | DCH | YES | SPI0TXTRG, UART1RXTRG |
| 1 | DCH | YES | SPI0RXTRG, UART1TXTRG |
| 2 | DCH | YES | LRFDTRG, UART0TXTRG |
| 3 | DCH | YES | ADC0TRG, UART0RXTRG |
| 4 | DCH | YES | LAESTRGA, LRFDTRG |
| 5 | DCH | YES | LAESTRGB, ADC0TRG |
| 6 | DCH | YES | CANTRGA,SPI1TXTRG |
| 7 | DCH | YES | CANTRGB,SPI1RXTRG |
8 | ECH | YES | ANY |
9 | ECH | YES | ANY |
10 | ECH | YES | ANY |
11 | ECH | YES | ANY |
See also Section 4.4.5.1