SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
The system implements an Arm®Cortex® M33 with security extensions, Secure and Non-secure MPU with eight regions each, and SAU with eight regions.
TCM provides flash and SRAM memory watermark inputs to flash controller and the SRAM controller. This watermark defines the secure memory address range from the base address of flash and SRAM, respectively.
The watermark configuration resolution is 1kB for SRAM and 8kB for flash.
Access permissions to the memory address range are as below.
When secure access is made to watermarked address range, write and read accesses are allowed.
Secure accesses to memory outside watermarked address range are not allowed with write ignored and read returning 0.
When non-secure access is made outside watermarked address range, write and read accesses are allowed.
Non-secure accesses to watermarked address range are not allowed with write ignored and read returning 0.
Writes to memory addresses beyond the physical size of available memory are ignored, and read returns 0 for both secure as well as non-secure accesses.