SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
The channel filter sets a window within which the input must remain stable; otherwise, the transition is not passed to the edge detection logic.
The channel filter counts down from CHFILT.LOAD[15:8] while two consecutive input samples are equal. If two consecutive input samples are unequal, the filter counter is reloaded with LOAD. If the channel filter reaches zero, the input is passed to the edge detection logic. The filter delays the input signal by at least LOAD + 1 filter clock cycles.
When writing CTL.MODE to any value other than disabled (0x0), the internal channel filter counter is loaded with the LOAD value. Do not change the CHFILT register while the timer is running and CTL.MODE[2:0] is not disabled (0x0).