SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
The ADC core converts an analog input to a digital representation. The core uses two voltage levels (VR+ and VR-) to define the upper and lower limits of the conversion. The digital output (NADC) is full scale when the input signal is equal to or higher than VR+, and is zero when the input signal is equal to or lower than VR-. The input channel and the positive reference voltage level (VR+) are defined in the conversion-control memory.
Equation 2 shows the conversion formula for the ADC result, NADC, for n-bit resolution mode
Given that VR- is 0 V in this ADC, the equation for NADC becomes:
Equation 4 describes the input voltage at which the ADC output saturates: