ZHCSP40B October 2021 – June 2022 LMX2571-EP
PRODUCTION DATA
Again, we need to figure out all the frequencies in each functional block first.
Figure 8-23 Frequency Plan in PLL Duplex ModeFollow the previous example to determine all the necessary configurations. Table 8-10 is the summary in this example.
| CONFIGURATION PARAMETER | F1 (430 MHz) | F2 (480 MHz) |
|---|---|---|
| Pre-divider | 1 | 1 |
| MULT | 5 | 5 |
| Post-divider | 3 | 3 |
| 28 MHz | 28 MHz | |
| VCO | 430 MHz | 480 MHz |
| N-divider | 15.35714286 | 17.14285714 |
| Ninteger | 15 | 17 |
| DEN | 1234567 | 1234567 |
| NUM | 440917 | 176367 |
To enable external VCO operation, set the following bits:
| CONFIGURATION PARAMETER | REGISTER BITS | SETTING |
|---|---|---|
| Charge pump polarity | EXTVCO_CP_POL | 0 = Positive |
| External VCO charge pump gain | EXTVCO_CP_GAIN | 1 = 1x |
| Base charge pump current | EXTVCO_CP_IUP | 8 = 1250 µA |
| EXTVCO_CP_IDN | 8 = 1250 µA | |
| Select PLL mode operation | EXTVCO_SEL_F1, EXTVCO_SEL_F2 | 1 = External VCO |
| CHDIV3 divider | EXTVCO_CHDIV_F1, EXTVCO_CHDIV_F2 | 0 = Bypass |
Make sure that register R0, FCAL_EN is set so that FastLock is enabled.
The loop bandwidth had been design to be around 4 kHz, while phase margin is about 40 degrees.