ZHCSP40B October   2021  – June 2022 LMX2571-EP

PRODUCTION DATA  

  1. 特性
  2. 应用
  3. 说明
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Requirements
    7. 6.7 Timing Diagrams
    8. 6.8 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Differences Between the LMX2571 and LMX2571-EP
      2. 7.3.2  Reference Oscillator Input
      3. 7.3.3  R-Dividers and Multiplier
      4. 7.3.4  PLL Phase Detector and Charge Pump
        1. 7.3.4.1 CPout Pin Charge Pump Current
        2. 7.3.4.2 Charge Pump Current When Using External VCO
      5. 7.3.5  PLL N-Divider and Fractional Circuitry
      6. 7.3.6  Partially Integrated Loop Filter
      7. 7.3.7  Low-Noise, Fully Integrated VCO
      8. 7.3.8  External VCO Support
      9. 7.3.9  Programmable RF Output Divider
      10. 7.3.10 Programmable RF Output Buffer
      11. 7.3.11 Integrated TX, RX Switch
      12. 7.3.12 Power Down
      13. 7.3.13 Lock Detect
      14. 7.3.14 FSK Modulation
      15. 7.3.15 FastLock
      16. 7.3.16 Register Readback
    4. 7.4 Device Functional Modes
      1. 7.4.1 Operation Mode
      2. 7.4.2 Duplex Mode
      3. 7.4.3 FSK Mode
    5. 7.5 Programming
      1. 7.5.1 Recommended Initial Power on Programming Sequence
      2. 7.5.2 Recommended Sequence for Changing Frequencies
    6. 7.6 Register Maps
      1. 7.6.1  R60 Register (offset = 3Ch) [reset = 4000h]
      2. 7.6.2  R58 Register (offset = 3Ah) [reset = C00h]
      3. 7.6.3  R53 Register (offset = 35h) [reset = 2802h]
      4. 7.6.4  R47 Register (offset = 2Fh) [reset = 0h]
      5. 7.6.5  R46 Register (offset = 2Eh) [reset = 1Ah]
      6. 7.6.6  R42 Register (offset = 2Ah) [reset = 210h]
      7. 7.6.7  R41 Register (offset = 29h) [reset = 810h]
      8. 7.6.8  R40 Register (offset = 28h) [reset = 101Ch]
      9. 7.6.9  R39 Register (offset = 27h) [reset = 11F0h]
      10. 7.6.10 R35 Register (offset = 23h) [reset = 647h]
      11. 7.6.11 R34 Register (offset = 22h) [reset = 1000h]
      12. 7.6.12 R33 Register (offset = 21h) [reset = 0h]
      13. 7.6.13 R25 to R32 Register (offset = 19h to 20h) [reset = 0h]
      14. 7.6.14 R24 Register (offset = 18h) [reset = 10h]
      15. 7.6.15 R23 Register (offset = 17h) [reset = 10A4h]
      16. 7.6.16 R22 Register (offset = 16h) [reset = 8584h]
      17. 7.6.17 R21 Register (offset = 15h) [reset = 101h]
      18. 7.6.18 R20 Register (offset = 14h) [reset = 28h]
      19. 7.6.19 R19 Register (offset = 13h) [reset = 0h]
      20. 7.6.20 R18 Register (offset = 12h) [reset = 0h]
      21. 7.6.21 R17 Register (offset = 11h) [reset = 0h]
      22. 7.6.22 R9 to R16 Register (offset = 9h to 10h) [reset = 0h]
      23. 7.6.23 R8 Register (offset = 8h) [reset = 10h]
      24. 7.6.24 R7 Register (offset = 7h) [reset = 10A4h]
      25. 7.6.25 R6 Register (offset = 6h) [reset = 8584h]
      26. 7.6.26 R5 Register (offset = 5h) [reset = 101h]
      27. 7.6.27 R4 Register (offset = 4h) [reset = 28h]
      28. 7.6.28 R3 Register (offset = 3h) [reset = 0h]
      29. 7.6.29 R2 Register (offset = 2h) [reset = 0h]
      30. 7.6.30 R1 Register (offset = 1h) [reset = 0h]
      31. 7.6.31 R0 Register (offset = 0h) [reset = 3h]
  8. Application and Implementation
    1. 8.1 Application Information
      1. 8.1.1  Direct Digital FSK Modulation
      2. 8.1.2  Frequency and Output Port Switching
      3. 8.1.3  OSCin Configuration
      4. 8.1.4  Register R0 F1F2_INIT, F1F2_MODE Usage
      5. 8.1.5  FastLock With External VCO
      6. 8.1.6  OSCin Slew Rate
      7. 8.1.7  RF Output Buffer Power Control
      8. 8.1.8  RF Output Buffer Type
      9. 8.1.9  MULT Multiplier
      10. 8.1.10 Integrated VCO
    2. 8.2 Typical Applications
      1. 8.2.1 Synthesizer Duplex Mode
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
        3. 8.2.1.3 Synthesizer Duplex Mode Application Curves
      2. 8.2.2 PLL Duplex Mode
        1. 8.2.2.1 Design Requirements
        2. 8.2.2.2 Detailed Design Procedure
        3. 8.2.2.3 PLL Duplex Mode Application Curves
      3. 8.2.3 Synthesizer/PLL Duplex Mode
        1. 8.2.3.1 Design Requirements
        2. 8.2.3.2 Detailed Design Procedure
        3. 8.2.3.3 Synthesizer/PLL Duplex Mode Application Curves
    3. 8.3 Do's and Don'ts
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Development Support
    2. 11.2 Documentation Support
      1. 11.2.1 Related Documentation
    3. 11.3 接收文档更新通知
    4. 11.4 支持资源
    5. 11.5 Trademarks
    6. 11.6 Electrostatic Discharge Caution
    7. 11.7 术语表
  12. 12Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Register Maps

REG.23222120191817161514131211109876543210POR
R/WADDRESS[6:0]DATA[15:0]
R60R/W011110010100000000000003C4000h
R58R/W011101010001100000000003A0C00h
R53R/W01101010111100000000110352802h
R47R/W01011110DITHERING00000000000002F0000h
R46R/W01011100000000000011VCO_
SEL_
STRT
VCO_SEL2E001Ah
R42R/W01010100000001000EXTVCO
_CP
_POL
EXTVCO_CP_IDN2A0210h
R41R/W01010010000EXTVCO_CP_IUPEXTVCO_CP_GAINCP_IDN290810h
R40R/W0101000000CP_IUPCP_GAIN01110028101Ch
R39R/W0100111000100011111SDO_LD_
SEL
01LD_EN2711F0h
R35R/W010001100MULT_WAITOUTBUF
_AUTO
MUTE
OUTBUF
_TX
_TYPE
OUTBUF
_RX
_TYPE
230647h
R34R/W0100010IPBUF
DIFF_
TERM
00 1 000FSK_I2S_
FS_POL
FSK_I2S_
CLK_POL
FSK_LEVELFSK_DEV_SELFSK_
MODE_
SEL0
FSK_
MODE_
SEL1
221000h
R33R/W0100001FSK_DEV_SPI_FAST210000h
R32R/W0100000FSK_DEV7_F2200000h
R31R/W0011111FSK_DEV6_F21F0000h
R30R/W0011110FSK_DEV5_F21E0000h
R29R/W0011101FSK_DEV4_F21D0000h
R28R/W0011100FSK_DEV3_F21C0000h
R27R/W0011011FSK_DEV2_F21B0000h
R26R/W0011010FSK_DEV1_F21A0000h
R25R/W0011001FSK_DEV0_F2190000h
R24R/W001100000000FSK_EN_
F2
EXTVCO_CHDIV_F2EXTVCO
_SEL
_F2
OUTBUF_TX_PWR_F2180010h
R23R/W0010111000OUTBUF_RX_PWR_F2OUTBUF
_TX_EN
_F2
OUTBUF
_RX_EN
_F2
000LF_R4_F21710A4h
R22R/W0010110LF_R3_F2CHDIV2_F2CHDIV1_F2PFD_DELAY_F2MULT_F2168584h
R21R/W0010101PLL_R_F2PLL_R_PRE_F2150101h
R20R/W0010100PLL_N_
PRE_F2
FRAC_ORDER_F2PLL_N_F2140028h
R19R/W0010011PLL_DEN_F2[15:0]130000h
R18R/W0010010PLL_NUM_F2[15:0]120000h
R17R/W0010001PLL_DEN_F2[23:16]PLL_NUM_F2[23:16]110000h
R16R/W0010000FSK_DEV7_F1100000h
R15R/W0001111FSK_DEV6_F1F0000h
R14R/W0001110FSK_DEV5_F1E0000h
R13R/W0001101FSK_DEV4_F1D0000h
R12R/W0001100FSK_DEV3_F1C0000h
R11R/W0001011FSK_DEV2_F1B0000h
R10R/W0001010FSK_DEV1_F1A0000h
R9R/W0001001FSK_DEV0_F190000h
R8R/W000100000000FSK_EN_
F1
EXTVCO_CHDIV_F1EXTVCO
_SEL
_F1
OUTBUF_TX_PWR_F180010h
R7R/W0000111000OUTBUF_RX_PWR_F1OUTBUF
_TX_EN
_F1
OUTBUF
_RX_EN
_F1
000LF_R4_F1710A4h
R6R/W0000110LF_R3_F1CHDIV2_F1CHDIV1_F1PFD_DELAY_F1MULT_F168584h
R5R/W0000101PLL_R_F1PLL_R_PRE_F150101h
R4R/W0000100PLL_N_
PRE_F1
FRAC_ORDER_F1PLL_N_F140028h
R3R/W0000011PLL_DEN_F1[15:0]30000h
R2R/W0000010PLL_NUM_F1[15:0]20000h
R1R/W0000001PLL_DEN_F1[23:16]PLL_NUM_F1[23:16]10000h
R0R/W000000000RESETPOWER
DOWN
00F1F2_
INIT
0F1F2_
MODE
F1F2_
SEL
00001FCAL_EN3h

The POR value is the power-on reset value that is assigned when the device is powered up or the RESET bit is asserted. POR is not a default working mode, all registers are required to program properly in order to make the device works as desired.