SNIU028E February 2016 – February 2025 UCD3138 , UCD3138064 , UCD3138064A , UCD3138128 , UCD3138A , UCD3138A64
Address FFF7F020
| 29 | 0 |
| GLOBAL_IO_OD |
| R/W-00 0000 0000 0000 0000 0000 0000 0000 |
| LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 29-0 | GLOBAL_IO_OD | R/W | 00 0000 0000 0000 0000 0000 0000 0000 | This register controls if the global IO is configured as an open drain. This bit multiplexes the GLOBAL_IO_VALUE register to the OE signals 0 = Normal I/O (Default) 1 = Open Drain |
Bit assignment is done by this table:
| BIT | PIN_NAME | BIT | PIN_NAME |
|---|---|---|---|
| 29 | FAULT[3] | 14 | CONTROL |
| 28 | ADC_EXT_TRIG | 13 | ALERT |
| 27 | TCK | 12 | EXT_INT |
| 26 | TDO | 11 | FAULT[2] |
| 25 | TMS | 10 | FAULT[1] |
| 24 | TDI | 9 | FAULT[0] |
| 23 | SCI_TX[1] | 8 | SYNC |
| 22 | SCI_TX[0] | 7 | DPWM3B |
| 21 | SCI_RX[1] | 6 | DPWM3A |
| 20 | SCI_RX[0] | 5 | DPWM2B |
| 19 | TMR_CAP | 4 | DPWM2A |
| 18 | TMR_PWM[1] | 3 | DPWM1B |
| 17 | TMR_PWM[0] | 2 | DPWM1A |
| 16 | PMBUS-CLK | 1 | DPWM0B |
| 15 | PMBUS-DATA | 0 | DPWM0A |