SLVUCU5 December 2025 UCD91160 , UCD91320
The configuration bits in Table 26-39 defines how the device responds to sequence timeouts. Whenever a sequencing timeout occurs, the associated MFR Status and fault log information are updated.
| Bits | Name | Description | |
|---|---|---|---|
| 7:4 | Reserved | ||
| 3:2 | Sequence-Off Timeout Action | This bits determine what action to take after a sequence-off timeout occurs: | |
| b’00 – | The device continues to wait indefinitely for the sequence-off dependencies to be met. | ||
| b’01 – | The device stops waiting for the sequence-off dependencies to be met and continues the process of disabling the rail. | ||
| b’10 – | (same as b’00 action) | ||
| b’11 – | (same as b’00 action) | ||
| 1:0 | Sequence-On Timeout Action | This bits determine what action to take after a sequence-on timeout occurs: | |
| b’00 – | The device continues to waits indefinitely for the sequence-on dependencies to be met. | ||
| b’01 – | The device stops waiting for the sequence-on dependencies to be met and continues the process of enabling the rail. | ||
| b’10 – | The device resequences this rail and all fault shutdown slaves associated with this rail. | ||
| This operation happens according to the “Time between Resequences” byte and the “Maximum Resequences” field in the MISC_CONFIG command (see Section 26.42). | |||
| b’11 – | (same as b’00 action) | ||