ZHCSS38 july 2020 TSB82AF15-EP
PRODUCTION DATA
| PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|---|---|
| tsu | Setup time, CTL0, CTL1, D1–D7, PINT/LREQ to PCLK/LCLK | 50% to 50%, See Figure 9-1 | 2.5 | ns | |||
| th | Hold time, CTL0, CTL1, D1–D7, PINT/LREQ after PCLK/LCLK | 50% to 50%, See Figure 9-1 | 0 | ns | |||
| td | Delay time, PCLK/LCLK to CTL0, CTL1, D1–D7, PINT/LREQ | 50% to 50%, See Figure 9-2 | 0.5 | 7 | ns | ||
| tpl | Delay from rising edge of PCLK to LCLK | 50% to 50% | 4 | ns | |||