ZHCSHE0 December 2017 TMS320F28377D-EP
PRODUCTION DATA.
| NO. | PARAMETER | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|---|
| 12 | tc(CLK) | Cycle time, CLK | SDR mode | 20 | ns | |
| DDR mode | 40 | |||||
| 13 | tw(CLKH) | Pulse width, CLK high | SDR mode | 8 | ns | |
| DDR mode | 18 | |||||
| 14 | tw(CLKL) | Pulse width, CLK low | SDR mode | 8 | ns | |
| DDR mode | 18 | |||||
| 15 | td(CLKH-STV) | Delay time, START valid after CLK high | 3 | 12 | ns | |
| 16 | td(CLKH-ENV) | Delay time, ENABLE valid after CLK high | 3 | 12 | ns | |
| 17 | td(CLKH-DV) | Delay time, DATA valid after CLK high | 3 | 12 | ns | |
| 18 | td(CLKL-DV) | Delay time, DATA valid after CLK low | 3 | 12 | ns | |
Figure 4-80 uPP Single Data Rate (SDR) Receive Timing
Figure 4-81 uPP Double Data Rate (DDR) Receive Timing
Figure 4-82 uPP Single Data Rate (SDR) Transmit Timing
Figure 4-83 uPP Double Data Rate (DDR) Transmit Timing